-
Notifications
You must be signed in to change notification settings - Fork 9
Expand file tree
/
Copy pathkinetis.h
More file actions
5860 lines (5650 loc) · 371 KB
/
kinetis.h
File metadata and controls
5860 lines (5650 loc) · 371 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
/* Teensyduino Core Library
* http://www.pjrc.com/teensy/
* Copyright (c) 2017 PJRC.COM, LLC.
*
* Permission is hereby granted, free of charge, to any person obtaining
* a copy of this software and associated documentation files (the
* "Software"), to deal in the Software without restriction, including
* without limitation the rights to use, copy, modify, merge, publish,
* distribute, sublicense, and/or sell copies of the Software, and to
* permit persons to whom the Software is furnished to do so, subject to
* the following conditions:
*
* 1. The above copyright notice and this permission notice shall be
* included in all copies or substantial portions of the Software.
*
* 2. If the Software is incorporated into a build system that allows
* selection among a list of target devices, then similar target
* devices manufactured by PJRC.COM must be included in the list of
* target devices and selectable in the same manner.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
* SOFTWARE.
*/
#ifndef _kinetis_h_
#define _kinetis_h_
#include <stdint.h>
// Teensy 3.0
#if defined(__MK20DX128__)
enum IRQ_NUMBER_t {
IRQ_DMA_CH0 = 0,
IRQ_DMA_CH1 = 1,
IRQ_DMA_CH2 = 2,
IRQ_DMA_CH3 = 3,
IRQ_DMA_ERROR = 4,
IRQ_FTFL_COMPLETE = 6,
IRQ_FTFL_COLLISION = 7,
IRQ_LOW_VOLTAGE = 8,
IRQ_LLWU = 9,
IRQ_WDOG = 10,
IRQ_I2C0 = 11,
IRQ_SPI0 = 12,
IRQ_I2S0_TX = 13,
IRQ_I2S0_RX = 14,
IRQ_UART0_LON = 15,
IRQ_UART0_STATUS = 16,
IRQ_UART0_ERROR = 17,
IRQ_UART1_STATUS = 18,
IRQ_UART1_ERROR = 19,
IRQ_UART2_STATUS = 20,
IRQ_UART2_ERROR = 21,
IRQ_ADC0 = 22,
IRQ_CMP0 = 23,
IRQ_CMP1 = 24,
IRQ_FTM0 = 25,
IRQ_FTM1 = 26,
IRQ_CMT = 27,
IRQ_RTC_ALARM = 28,
IRQ_RTC_SECOND = 29,
IRQ_PIT_CH0 = 30,
IRQ_PIT_CH1 = 31,
IRQ_PIT_CH2 = 32,
IRQ_PIT_CH3 = 33,
IRQ_PDB = 34,
IRQ_USBOTG = 35,
IRQ_USBDCD = 36,
IRQ_TSI = 37,
IRQ_MCG = 38,
IRQ_LPTMR = 39,
IRQ_PORTA = 40,
IRQ_PORTB = 41,
IRQ_PORTC = 42,
IRQ_PORTD = 43,
IRQ_PORTE = 44,
IRQ_SOFTWARE = 45
};
#define NVIC_NUM_INTERRUPTS 46
#define DMA_NUM_CHANNELS 4
#define DMAMUX_SOURCE_UART0_RX 2
#define DMAMUX_SOURCE_UART0_TX 3
#define DMAMUX_SOURCE_UART1_RX 4
#define DMAMUX_SOURCE_UART1_TX 5
#define DMAMUX_SOURCE_UART2_RX 6
#define DMAMUX_SOURCE_UART2_TX 7
#define DMAMUX_SOURCE_I2S0_RX 14
#define DMAMUX_SOURCE_I2S0_TX 15
#define DMAMUX_SOURCE_SPI0_RX 16
#define DMAMUX_SOURCE_SPI0_TX 17
#define DMAMUX_SOURCE_I2C0 22
#define DMAMUX_SOURCE_FTM0_CH0 24
#define DMAMUX_SOURCE_FTM0_CH1 25
#define DMAMUX_SOURCE_FTM0_CH2 26
#define DMAMUX_SOURCE_FTM0_CH3 27
#define DMAMUX_SOURCE_FTM0_CH4 28
#define DMAMUX_SOURCE_FTM0_CH5 29
#define DMAMUX_SOURCE_FTM0_CH6 30
#define DMAMUX_SOURCE_FTM0_CH7 31
#define DMAMUX_SOURCE_FTM1_CH0 32
#define DMAMUX_SOURCE_FTM1_CH1 33
#define DMAMUX_SOURCE_ADC0 40
#define DMAMUX_SOURCE_CMP0 42
#define DMAMUX_SOURCE_CMP1 43
#define DMAMUX_SOURCE_DAC0 45
#define DMAMUX_SOURCE_CMT 47
#define DMAMUX_SOURCE_PDB 48
#define DMAMUX_SOURCE_PORTA 49
#define DMAMUX_SOURCE_PORTB 50
#define DMAMUX_SOURCE_PORTC 51
#define DMAMUX_SOURCE_PORTD 52
#define DMAMUX_SOURCE_PORTE 53
#define DMAMUX_SOURCE_ALWAYS0 54
#define DMAMUX_SOURCE_ALWAYS1 55
#define DMAMUX_SOURCE_ALWAYS2 56
#define DMAMUX_SOURCE_ALWAYS3 57
#define DMAMUX_SOURCE_ALWAYS4 58
#define DMAMUX_SOURCE_ALWAYS5 59
#define DMAMUX_SOURCE_ALWAYS6 60
#define DMAMUX_SOURCE_ALWAYS7 61
#define DMAMUX_SOURCE_ALWAYS8 62
#define DMAMUX_SOURCE_ALWAYS9 63
#define DMAMUX_NUM_SOURCE_ALWAYS 10
#define KINETISK
#define HAS_KINETISK_UART0
#define HAS_KINETISK_UART0_FIFO
#define HAS_KINETISK_UART1
#define HAS_KINETISK_UART2
#define HAS_KINETIS_I2C0
#define HAS_KINETIS_LLWU_16CH
#define HAS_KINETIS_ADC0
#define HAS_KINETIS_TSI
#define HAS_KINETIS_FLASH_FTFL
// Teensy 3.1 & 3.2
#elif defined(__MK20DX256__)
enum IRQ_NUMBER_t {
IRQ_DMA_CH0 = 0,
IRQ_DMA_CH1 = 1,
IRQ_DMA_CH2 = 2,
IRQ_DMA_CH3 = 3,
IRQ_DMA_CH4 = 4,
IRQ_DMA_CH5 = 5,
IRQ_DMA_CH6 = 6,
IRQ_DMA_CH7 = 7,
IRQ_DMA_CH8 = 8,
IRQ_DMA_CH9 = 9,
IRQ_DMA_CH10 = 10,
IRQ_DMA_CH11 = 11,
IRQ_DMA_CH12 = 12,
IRQ_DMA_CH13 = 13,
IRQ_DMA_CH14 = 14,
IRQ_DMA_CH15 = 15,
IRQ_DMA_ERROR = 16,
IRQ_FTFL_COMPLETE = 18,
IRQ_FTFL_COLLISION = 19,
IRQ_LOW_VOLTAGE = 20,
IRQ_LLWU = 21,
IRQ_WDOG = 22,
IRQ_I2C0 = 24,
IRQ_I2C1 = 25,
IRQ_SPI0 = 26,
IRQ_SPI1 = 27,
IRQ_CAN_MESSAGE = 29,
IRQ_CAN_BUS_OFF = 30,
IRQ_CAN_ERROR = 31,
IRQ_CAN_TX_WARN = 32,
IRQ_CAN_RX_WARN = 33,
IRQ_CAN_WAKEUP = 34,
IRQ_I2S0_TX = 35,
IRQ_I2S0_RX = 36,
IRQ_UART0_LON = 44,
IRQ_UART0_STATUS = 45,
IRQ_UART0_ERROR = 46,
IRQ_UART1_STATUS = 47,
IRQ_UART1_ERROR = 48,
IRQ_UART2_STATUS = 49,
IRQ_UART2_ERROR = 50,
IRQ_ADC0 = 57,
IRQ_ADC1 = 58,
IRQ_CMP0 = 59,
IRQ_CMP1 = 60,
IRQ_CMP2 = 61,
IRQ_FTM0 = 62,
IRQ_FTM1 = 63,
IRQ_FTM2 = 64,
IRQ_CMT = 65,
IRQ_RTC_ALARM = 66,
IRQ_RTC_SECOND = 67,
IRQ_PIT_CH0 = 68,
IRQ_PIT_CH1 = 69,
IRQ_PIT_CH2 = 70,
IRQ_PIT_CH3 = 71,
IRQ_PDB = 72,
IRQ_USBOTG = 73,
IRQ_USBDCD = 74,
IRQ_DAC0 = 81,
IRQ_TSI = 83,
IRQ_MCG = 84,
IRQ_LPTMR = 85,
IRQ_PORTA = 87,
IRQ_PORTB = 88,
IRQ_PORTC = 89,
IRQ_PORTD = 90,
IRQ_PORTE = 91,
IRQ_SOFTWARE = 94
};
#define NVIC_NUM_INTERRUPTS 95
#define DMA_NUM_CHANNELS 16
#define DMAMUX_SOURCE_UART0_RX 2
#define DMAMUX_SOURCE_UART0_TX 3
#define DMAMUX_SOURCE_UART1_RX 4
#define DMAMUX_SOURCE_UART1_TX 5
#define DMAMUX_SOURCE_UART2_RX 6
#define DMAMUX_SOURCE_UART2_TX 7
#define DMAMUX_SOURCE_I2S0_RX 14
#define DMAMUX_SOURCE_I2S0_TX 15
#define DMAMUX_SOURCE_SPI0_RX 16
#define DMAMUX_SOURCE_SPI0_TX 17
#define DMAMUX_SOURCE_SPI1_RX 18
#define DMAMUX_SOURCE_SPI1_TX 19
#define DMAMUX_SOURCE_I2C0 22
#define DMAMUX_SOURCE_I2C1 23
#define DMAMUX_SOURCE_FTM0_CH0 24
#define DMAMUX_SOURCE_FTM0_CH1 25
#define DMAMUX_SOURCE_FTM0_CH2 26
#define DMAMUX_SOURCE_FTM0_CH3 27
#define DMAMUX_SOURCE_FTM0_CH4 28
#define DMAMUX_SOURCE_FTM0_CH5 29
#define DMAMUX_SOURCE_FTM0_CH6 30
#define DMAMUX_SOURCE_FTM0_CH7 31
#define DMAMUX_SOURCE_FTM1_CH0 32
#define DMAMUX_SOURCE_FTM1_CH1 33
#define DMAMUX_SOURCE_FTM2_CH0 34
#define DMAMUX_SOURCE_FTM2_CH1 35
#define DMAMUX_SOURCE_ADC0 40
#define DMAMUX_SOURCE_ADC1 41
#define DMAMUX_SOURCE_CMP0 42
#define DMAMUX_SOURCE_CMP1 43
#define DMAMUX_SOURCE_CMP2 44
#define DMAMUX_SOURCE_DAC0 45
#define DMAMUX_SOURCE_CMT 47
#define DMAMUX_SOURCE_PDB 48
#define DMAMUX_SOURCE_PORTA 49
#define DMAMUX_SOURCE_PORTB 50
#define DMAMUX_SOURCE_PORTC 51
#define DMAMUX_SOURCE_PORTD 52
#define DMAMUX_SOURCE_PORTE 53
#define DMAMUX_SOURCE_ALWAYS0 54
#define DMAMUX_SOURCE_ALWAYS1 55
#define DMAMUX_SOURCE_ALWAYS2 56
#define DMAMUX_SOURCE_ALWAYS3 57
#define DMAMUX_SOURCE_ALWAYS4 58
#define DMAMUX_SOURCE_ALWAYS5 59
#define DMAMUX_SOURCE_ALWAYS6 60
#define DMAMUX_SOURCE_ALWAYS7 61
#define DMAMUX_SOURCE_ALWAYS8 62
#define DMAMUX_SOURCE_ALWAYS9 63
#define DMAMUX_NUM_SOURCE_ALWAYS 10
#define KINETISK
#define HAS_KINETISK_UART0
#define HAS_KINETISK_UART0_FIFO
#define HAS_KINETISK_UART1
#define HAS_KINETISK_UART1_FIFO
#define HAS_KINETISK_UART2
#define HAS_KINETIS_I2C0
#define HAS_KINETIS_I2C1
#define HAS_KINETIS_LLWU_16CH
#define HAS_KINETIS_ADC0
#define HAS_KINETIS_ADC1
#define HAS_KINETIS_TSI
#define HAS_KINETIS_FLASH_FTFL
// Teensy-LC
#elif defined(__MKL26Z64__)
enum IRQ_NUMBER_t {
IRQ_DMA_CH0 = 0,
IRQ_DMA_CH1 = 1,
IRQ_DMA_CH2 = 2,
IRQ_DMA_CH3 = 3,
IRQ_FTFA = 5,
IRQ_LOW_VOLTAGE = 6,
IRQ_LLWU = 7,
IRQ_I2C0 = 8,
IRQ_I2C1 = 9,
IRQ_SPI0 = 10,
IRQ_SPI1 = 11,
IRQ_UART0_STATUS = 12,
IRQ_UART1_STATUS = 13,
IRQ_UART2_STATUS = 14,
IRQ_ADC0 = 15,
IRQ_CMP0 = 16,
IRQ_FTM0 = 17,
IRQ_FTM1 = 18,
IRQ_FTM2 = 19,
IRQ_RTC_ALARM = 20,
IRQ_RTC_SECOND = 21,
IRQ_PIT = 22,
IRQ_I2S0 = 23,
IRQ_USBOTG = 24,
IRQ_DAC0 = 25,
IRQ_TSI = 26,
IRQ_MCG = 27,
IRQ_LPTMR = 28,
IRQ_SOFTWARE = 29, // TODO: verify this works
IRQ_PORTA = 30,
IRQ_PORTCD = 31
};
#define NVIC_NUM_INTERRUPTS 32
#define DMA_NUM_CHANNELS 4
#define DMAMUX_SOURCE_UART0_RX 2
#define DMAMUX_SOURCE_UART0_TX 3
#define DMAMUX_SOURCE_UART1_RX 4
#define DMAMUX_SOURCE_UART1_TX 5
#define DMAMUX_SOURCE_UART2_RX 6
#define DMAMUX_SOURCE_UART2_TX 7
#define DMAMUX_SOURCE_I2S0_RX 14
#define DMAMUX_SOURCE_I2S0_TX 15
#define DMAMUX_SOURCE_SPI0_RX 16
#define DMAMUX_SOURCE_SPI0_TX 17
#define DMAMUX_SOURCE_SPI1_RX 18
#define DMAMUX_SOURCE_SPI1_TX 19
#define DMAMUX_SOURCE_I2C0 22
#define DMAMUX_SOURCE_I2C1 23
#define DMAMUX_SOURCE_TPM0_CH0 24
#define DMAMUX_SOURCE_TPM0_CH1 25
#define DMAMUX_SOURCE_TPM0_CH2 26
#define DMAMUX_SOURCE_TPM0_CH3 27
#define DMAMUX_SOURCE_TPM0_CH4 28
#define DMAMUX_SOURCE_TPM0_CH5 29
#define DMAMUX_SOURCE_TPM1_CH0 32
#define DMAMUX_SOURCE_TPM1_CH1 33
#define DMAMUX_SOURCE_TPM2_CH0 34
#define DMAMUX_SOURCE_TPM2_CH1 35
#define DMAMUX_SOURCE_ADC0 40
#define DMAMUX_SOURCE_CMP0 42
#define DMAMUX_SOURCE_DAC0 45
#define DMAMUX_SOURCE_PORTA 49
#define DMAMUX_SOURCE_PORTC 51
#define DMAMUX_SOURCE_PORTD 52
#define DMAMUX_SOURCE_FTM0_OV 54
#define DMAMUX_SOURCE_FTM1_OV 55
#define DMAMUX_SOURCE_FTM2_OV 56
#define DMAMUX_SOURCE_TSI 57
#define DMAMUX_SOURCE_ALWAYS0 60
#define DMAMUX_SOURCE_ALWAYS1 61
#define DMAMUX_SOURCE_ALWAYS2 62
#define DMAMUX_SOURCE_ALWAYS3 63
#define DMAMUX_NUM_SOURCE_ALWAYS 4
#define KINETISL
#define HAS_KINETISL_UART0
#define HAS_KINETISL_UART1
#define HAS_KINETISL_UART2
#define HAS_KINETIS_I2C0
#define HAS_KINETIS_I2C0_STOPF
#define HAS_KINETIS_I2C1
#define HAS_KINETIS_I2C1_STOPF
#define HAS_KINETIS_LLWU_16CH
#define HAS_KINETIS_ADC0
#define HAS_KINETIS_TSI_LITE
#define HAS_KINETIS_FLASH_FTFA
#elif defined(__MK64FX512__)
enum IRQ_NUMBER_t {
IRQ_DMA_CH0 = 0,
IRQ_DMA_CH1 = 1,
IRQ_DMA_CH2 = 2,
IRQ_DMA_CH3 = 3,
IRQ_DMA_CH4 = 4,
IRQ_DMA_CH5 = 5,
IRQ_DMA_CH6 = 6,
IRQ_DMA_CH7 = 7,
IRQ_DMA_CH8 = 8,
IRQ_DMA_CH9 = 9,
IRQ_DMA_CH10 = 10,
IRQ_DMA_CH11 = 11,
IRQ_DMA_CH12 = 12,
IRQ_DMA_CH13 = 13,
IRQ_DMA_CH14 = 14,
IRQ_DMA_CH15 = 15,
IRQ_DMA_ERROR = 16,
IRQ_MCM = 17,
IRQ_FTFL_COMPLETE = 18,
IRQ_FTFL_COLLISION = 19,
IRQ_LOW_VOLTAGE = 20,
IRQ_LLWU = 21,
IRQ_WDOG = 22,
IRQ_RNG = 23,
IRQ_I2C0 = 24,
IRQ_I2C1 = 25,
IRQ_SPI0 = 26,
IRQ_SPI1 = 27,
IRQ_I2S0_TX = 28,
IRQ_I2S0_RX = 29,
IRQ_UART0_STATUS = 31,
IRQ_UART0_ERROR = 32,
IRQ_UART1_STATUS = 33,
IRQ_UART1_ERROR = 34,
IRQ_UART2_STATUS = 35,
IRQ_UART2_ERROR = 36,
IRQ_UART3_STATUS = 37,
IRQ_UART3_ERROR = 38,
IRQ_ADC0 = 39,
IRQ_CMP0 = 40,
IRQ_CMP1 = 41,
IRQ_FTM0 = 42,
IRQ_FTM1 = 43,
IRQ_FTM2 = 44,
IRQ_CMT = 45,
IRQ_RTC_ALARM = 46,
IRQ_RTC_SECOND = 47,
IRQ_PIT_CH0 = 48,
IRQ_PIT_CH1 = 49,
IRQ_PIT_CH2 = 50,
IRQ_PIT_CH3 = 51,
IRQ_PDB = 52,
IRQ_USBOTG = 53,
IRQ_USBDCD = 54,
IRQ_DAC0 = 56,
IRQ_MCG = 57,
IRQ_LPTMR = 58,
IRQ_PORTA = 59,
IRQ_PORTB = 60,
IRQ_PORTC = 61,
IRQ_PORTD = 62,
IRQ_PORTE = 63,
IRQ_SOFTWARE = 64,
IRQ_SPI2 = 65,
IRQ_UART4_STATUS = 66,
IRQ_UART4_ERROR = 67,
IRQ_UART5_STATUS = 68,
IRQ_UART5_ERROR = 69,
IRQ_CMP2 = 70,
IRQ_FTM3 = 71,
IRQ_DAC1 = 72,
IRQ_ADC1 = 73,
IRQ_I2C2 = 74,
IRQ_CAN0_MESSAGE = 75,
IRQ_CAN0_BUS_OFF = 76,
IRQ_CAN0_ERROR = 77,
IRQ_CAN0_TX_WARN = 78,
IRQ_CAN0_RX_WARN = 79,
IRQ_CAN0_WAKEUP = 80,
IRQ_SDHC = 81,
IRQ_ENET_TIMER = 82,
IRQ_ENET_TX = 83,
IRQ_ENET_RX = 84,
IRQ_ENET_ERROR = 85
};
#define NVIC_NUM_INTERRUPTS 86
#define DMA_NUM_CHANNELS 16
#define DMAMUX_SOURCE_TSI 1
#define DMAMUX_SOURCE_UART0_RX 2
#define DMAMUX_SOURCE_UART0_TX 3
#define DMAMUX_SOURCE_UART1_RX 4
#define DMAMUX_SOURCE_UART1_TX 5
#define DMAMUX_SOURCE_UART2_RX 6
#define DMAMUX_SOURCE_UART2_TX 7
#define DMAMUX_SOURCE_UART3_RX 8
#define DMAMUX_SOURCE_UART3_TX 9
#define DMAMUX_SOURCE_UART4_RXTX 10
#define DMAMUX_SOURCE_UART5_RXTX 11
#define DMAMUX_SOURCE_I2S0_RX 12
#define DMAMUX_SOURCE_I2S0_TX 13
#define DMAMUX_SOURCE_SPI0_RX 14
#define DMAMUX_SOURCE_SPI0_TX 15
#define DMAMUX_SOURCE_SPI1 16
#define DMAMUX_SOURCE_SPI2 17
#define DMAMUX_SOURCE_I2C0 18
#define DMAMUX_SOURCE_I2C1 19
#define DMAMUX_SOURCE_I2C2 19
#define DMAMUX_SOURCE_FTM0_CH0 20
#define DMAMUX_SOURCE_FTM0_CH1 21
#define DMAMUX_SOURCE_FTM0_CH2 22
#define DMAMUX_SOURCE_FTM0_CH3 23
#define DMAMUX_SOURCE_FTM0_CH4 24
#define DMAMUX_SOURCE_FTM0_CH5 25
#define DMAMUX_SOURCE_FTM0_CH6 26
#define DMAMUX_SOURCE_FTM0_CH7 27
#define DMAMUX_SOURCE_FTM1_CH0 28
#define DMAMUX_SOURCE_FTM1_CH1 29
#define DMAMUX_SOURCE_FTM2_CH0 30
#define DMAMUX_SOURCE_FTM2_CH1 31
#define DMAMUX_SOURCE_FTM3_CH0 32
#define DMAMUX_SOURCE_FTM3_CH1 33
#define DMAMUX_SOURCE_FTM3_CH2 34
#define DMAMUX_SOURCE_FTM3_CH3 35
#define DMAMUX_SOURCE_FTM3_CH4 36
#define DMAMUX_SOURCE_FTM3_CH5 37
#define DMAMUX_SOURCE_FTM3_CH6 38
#define DMAMUX_SOURCE_FTM3_CH7 39
#define DMAMUX_SOURCE_ADC0 40
#define DMAMUX_SOURCE_ADC1 41
#define DMAMUX_SOURCE_CMP0 42
#define DMAMUX_SOURCE_CMP1 43
#define DMAMUX_SOURCE_CMP2 44
#define DMAMUX_SOURCE_DAC0 45
#define DMAMUX_SOURCE_DAC1 46
#define DMAMUX_SOURCE_CMT 47
#define DMAMUX_SOURCE_PDB 48
#define DMAMUX_SOURCE_PORTA 49
#define DMAMUX_SOURCE_PORTB 50
#define DMAMUX_SOURCE_PORTC 51
#define DMAMUX_SOURCE_PORTD 52
#define DMAMUX_SOURCE_PORTE 53
#define DMAMUX_SOURCE_IEEE1588_T0 54
#define DMAMUX_SOURCE_IEEE1588_T1 55
#define DMAMUX_SOURCE_IEEE1588_T2 56
#define DMAMUX_SOURCE_IEEE1588_T3 57
#define DMAMUX_SOURCE_ALWAYS0 58
#define DMAMUX_SOURCE_ALWAYS1 59
#define DMAMUX_SOURCE_ALWAYS2 60
#define DMAMUX_SOURCE_ALWAYS3 61
#define DMAMUX_SOURCE_ALWAYS4 62
#define DMAMUX_SOURCE_ALWAYS5 63
#define DMAMUX_NUM_SOURCE_ALWAYS 6
#define KINETISK
#define HAS_KINETISK_UART0
#define HAS_KINETISK_UART0_FIFO
#define HAS_KINETISK_UART1
#define HAS_KINETISK_UART1_FIFO
#define HAS_KINETISK_UART2
#define HAS_KINETISK_UART3
#define HAS_KINETISK_UART4
#define HAS_KINETISK_UART5
#define HAS_KINETIS_I2C0
#define HAS_KINETIS_I2C0_STOPF
#define HAS_KINETIS_I2C1
#define HAS_KINETIS_I2C1_STOPF
#define HAS_KINETIS_I2C2
#define HAS_KINETIS_I2C2_STOPF
#define HAS_KINETIS_LLWU_16CH
#define HAS_KINETIS_MPU
#define HAS_KINETIS_ADC0
#define HAS_KINETIS_ADC1
#define HAS_KINETIS_FLASH_FTFE
#define HAS_KINETIS_SDHC
#elif defined(__MK66FX1M0__)
// https://forum.pjrc.com/threads/24633-Any-Chance-of-a-Teensy-3-1?p=78655&viewfull=1#post78655
enum IRQ_NUMBER_t {
IRQ_DMA_CH0 = 0,
IRQ_DMA_CH1 = 1,
IRQ_DMA_CH2 = 2,
IRQ_DMA_CH3 = 3,
IRQ_DMA_CH4 = 4,
IRQ_DMA_CH5 = 5,
IRQ_DMA_CH6 = 6,
IRQ_DMA_CH7 = 7,
IRQ_DMA_CH8 = 8,
IRQ_DMA_CH9 = 9,
IRQ_DMA_CH10 = 10,
IRQ_DMA_CH11 = 11,
IRQ_DMA_CH12 = 12,
IRQ_DMA_CH13 = 13,
IRQ_DMA_CH14 = 14,
IRQ_DMA_CH15 = 15,
IRQ_DMA_ERROR = 16,
IRQ_MCM = 17,
IRQ_FTFL_COMPLETE = 18,
IRQ_FTFL_COLLISION = 19,
IRQ_LOW_VOLTAGE = 20,
IRQ_LLWU = 21,
IRQ_WDOG = 22,
IRQ_RNG = 23,
IRQ_I2C0 = 24,
IRQ_I2C1 = 25,
IRQ_SPI0 = 26,
IRQ_SPI1 = 27,
IRQ_I2S0_TX = 28,
IRQ_I2S0_RX = 29,
IRQ_UART0_STATUS = 31,
IRQ_UART0_ERROR = 32,
IRQ_UART1_STATUS = 33,
IRQ_UART1_ERROR = 34,
IRQ_UART2_STATUS = 35,
IRQ_UART2_ERROR = 36,
IRQ_UART3_STATUS = 37,
IRQ_UART3_ERROR = 38,
IRQ_ADC0 = 39,
IRQ_CMP0 = 40,
IRQ_CMP1 = 41,
IRQ_FTM0 = 42,
IRQ_FTM1 = 43,
IRQ_FTM2 = 44,
IRQ_CMT = 45,
IRQ_RTC_ALARM = 46,
IRQ_RTC_SECOND = 47,
IRQ_PIT_CH0 = 48,
IRQ_PIT_CH1 = 49,
IRQ_PIT_CH2 = 50,
IRQ_PIT_CH3 = 51,
IRQ_PDB = 52,
IRQ_USBOTG = 53,
IRQ_USBDCD = 54,
IRQ_DAC0 = 56,
IRQ_MCG = 57,
IRQ_LPTMR = 58,
IRQ_PORTA = 59,
IRQ_PORTB = 60,
IRQ_PORTC = 61,
IRQ_PORTD = 62,
IRQ_PORTE = 63,
IRQ_SOFTWARE = 64,
IRQ_SPI2 = 65,
IRQ_UART4_STATUS = 66,
IRQ_UART4_ERROR = 67,
IRQ_CMP2 = 70,
IRQ_FTM3 = 71,
IRQ_DAC1 = 72,
IRQ_ADC1 = 73,
IRQ_I2C2 = 74,
IRQ_CAN0_MESSAGE = 75,
IRQ_CAN0_BUS_OFF = 76,
IRQ_CAN0_ERROR = 77,
IRQ_CAN0_TX_WARN = 78,
IRQ_CAN0_RX_WARN = 79,
IRQ_CAN0_WAKEUP = 80,
IRQ_SDHC = 81,
IRQ_ENET_TIMER = 82,
IRQ_ENET_TX = 83,
IRQ_ENET_RX = 84,
IRQ_ENET_ERROR = 85,
IRQ_LPUART0 = 86,
IRQ_TSI = 87,
IRQ_TPM1 = 88,
IRQ_TPM2 = 89,
IRQ_USBHS_PHY = 90,
IRQ_I2C3 = 91,
IRQ_CMP3 = 92,
IRQ_USBHS = 93,
IRQ_CAN1_MESSAGE = 94,
IRQ_CAN1_BUS_OFF = 95,
IRQ_CAN1_ERROR = 96,
IRQ_CAN1_TX_WARN = 97,
IRQ_CAN1_RX_WARN = 98,
IRQ_CAN1_WAKEUP = 99
};
#define NVIC_NUM_INTERRUPTS 100
#define DMA_NUM_CHANNELS 32
#define DMAMUX_SOURCE_TSI 1
#define DMAMUX_SOURCE_UART0_RX 2
#define DMAMUX_SOURCE_UART0_TX 3
#define DMAMUX_SOURCE_UART1_RX 4
#define DMAMUX_SOURCE_UART1_TX 5
#define DMAMUX_SOURCE_UART2_RX 6
#define DMAMUX_SOURCE_UART2_TX 7
#define DMAMUX_SOURCE_UART3_RX 8
#define DMAMUX_SOURCE_UART3_TX 9
#define DMAMUX_SOURCE_UART4_RXTX 10
#define DMAMUX_SOURCE_I2S0_RX 12
#define DMAMUX_SOURCE_I2S0_TX 13
#define DMAMUX_SOURCE_SPI0_RX 14
#define DMAMUX_SOURCE_SPI0_TX 15
#define DMAMUX_SOURCE_SPI1_RX 16
#define DMAMUX_SOURCE_SPI1_TX 17
#define DMAMUX_SOURCE_I2C0 18
#define DMAMUX_SOURCE_I2C3 18
#define DMAMUX_SOURCE_I2C1 19
#define DMAMUX_SOURCE_I2C2 19
#define DMAMUX_SOURCE_FTM0_CH0 20
#define DMAMUX_SOURCE_FTM0_CH1 21
#define DMAMUX_SOURCE_FTM0_CH2 22
#define DMAMUX_SOURCE_FTM0_CH3 23
#define DMAMUX_SOURCE_FTM0_CH4 24
#define DMAMUX_SOURCE_FTM0_CH5 25
#define DMAMUX_SOURCE_FTM0_CH6 26
#define DMAMUX_SOURCE_FTM0_CH7 27
#define DMAMUX_SOURCE_FTM1_CH0 28
#define DMAMUX_SOURCE_TPM1_CH0 28
#define DMAMUX_SOURCE_FTM1_CH1 29
#define DMAMUX_SOURCE_TPM1_CH1 29
#define DMAMUX_SOURCE_FTM2_CH0 30
#define DMAMUX_SOURCE_TPM2_CH0 30
#define DMAMUX_SOURCE_FTM2_CH1 31
#define DMAMUX_SOURCE_TPM2_CH1 31
#define DMAMUX_SOURCE_FTM3_CH0 32
#define DMAMUX_SOURCE_FTM3_CH1 33
#define DMAMUX_SOURCE_FTM3_CH2 34
#define DMAMUX_SOURCE_FTM3_CH3 35
#define DMAMUX_SOURCE_FTM3_CH4 36
#define DMAMUX_SOURCE_FTM3_CH5 37
#define DMAMUX_SOURCE_FTM3_CH6 38
#define DMAMUX_SOURCE_SPI2_RX 38
#define DMAMUX_SOURCE_FTM3_CH7 39
#define DMAMUX_SOURCE_SPI2_TX 39
#define DMAMUX_SOURCE_ADC0 40
#define DMAMUX_SOURCE_ADC1 41
#define DMAMUX_SOURCE_CMP0 42
#define DMAMUX_SOURCE_CMP1 43
#define DMAMUX_SOURCE_CMP2 44
#define DMAMUX_SOURCE_CMP3 44
#define DMAMUX_SOURCE_DAC0 45
#define DMAMUX_SOURCE_DAC1 46
#define DMAMUX_SOURCE_CMT 47
#define DMAMUX_SOURCE_PDB 48
#define DMAMUX_SOURCE_PORTA 49
#define DMAMUX_SOURCE_PORTB 50
#define DMAMUX_SOURCE_PORTC 51
#define DMAMUX_SOURCE_PORTD 52
#define DMAMUX_SOURCE_PORTE 53
#define DMAMUX_SOURCE_IEEE1588_T0 54
#define DMAMUX_SOURCE_IEEE1588_T1 55
#define DMAMUX_SOURCE_FTM1_OV 55
#define DMAMUX_SOURCE_IEEE1588_T2 56
#define DMAMUX_SOURCE_FTM2_OV 56
#define DMAMUX_SOURCE_IEEE1588_T3 57
#define DMAMUX_SOURCE_LPUART0_RX 58
#define DMAMUX_SOURCE_LPUART0_TX 59
#define DMAMUX_SOURCE_ALWAYS0 60
#define DMAMUX_SOURCE_ALWAYS1 61
#define DMAMUX_SOURCE_ALWAYS2 62
#define DMAMUX_SOURCE_ALWAYS3 63
#define DMAMUX_NUM_SOURCE_ALWAYS 4
#define KINETISK
#define HAS_KINETISK_UART0
#define HAS_KINETISK_UART0_FIFO
#define HAS_KINETISK_UART1
#define HAS_KINETISK_UART1_FIFO
#define HAS_KINETISK_UART2
#define HAS_KINETISK_UART3
#define HAS_KINETISK_UART4
#define HAS_KINETISK_LPUART0
#define HAS_KINETIS_I2C0
#define HAS_KINETIS_I2C0_STOPF
#define HAS_KINETIS_I2C1
#define HAS_KINETIS_I2C1_STOPF
#define HAS_KINETIS_I2C2
#define HAS_KINETIS_I2C2_STOPF
#define HAS_KINETIS_I2C3
#define HAS_KINETIS_I2C3_STOPF
#define HAS_KINETIS_LLWU_32CH
#define HAS_KINETIS_MPU
#define HAS_KINETIS_ADC0
#define HAS_KINETIS_ADC1
#define HAS_KINETIS_TSI_LITE
#define HAS_KINETIS_FLASH_FTFE
#define HAS_KINETIS_SDHC
#define HAS_KINETIS_HSRUN
#endif // end of board-specific definitions
#if (F_CPU == 240000000)
#define F_PLL 240000000
#ifndef F_BUS
#define F_BUS 60000000
//#define F_BUS 80000000 // uncomment these to try peripheral overclocking
//#define F_BUS 120000000 // all the usual overclocking caveats apply...
#endif
#define F_MEM 30000000
#elif (F_CPU == 216000000)
#define F_PLL 216000000
#ifndef F_BUS
#define F_BUS 54000000
//#define F_BUS 72000000
//#define F_BUS 108000000
#endif
#define F_MEM 27000000
#elif (F_CPU == 192000000)
#define F_PLL 192000000
#ifndef F_BUS
#define F_BUS 48000000
//#define F_BUS 64000000
//#define F_BUS 96000000
#endif
#define F_MEM 27428571
#elif (F_CPU == 180000000)
#define F_PLL 180000000
#ifndef F_BUS
#define F_BUS 60000000
//#define F_BUS 90000000
#endif
#define F_MEM 25714286
#elif (F_CPU == 168000000)
#define F_PLL 168000000
#define F_BUS 56000000
#define F_MEM 28000000
#elif (F_CPU == 144000000)
#define F_PLL 144000000
#ifndef F_BUS
#define F_BUS 48000000
//#define F_BUS 72000000
#endif
#define F_MEM 28800000
#elif (F_CPU == 120000000)
#define F_PLL 120000000
#ifndef F_BUS
#define F_BUS 60000000
//#define F_BUS 120000000
#endif
#define F_MEM 24000000
#elif (F_CPU == 96000000)
#define F_PLL 96000000
#ifndef F_BUS
#define F_BUS 48000000
//#define F_BUS 96000000
#endif
#define F_MEM 24000000
#elif (F_CPU == 72000000)
#define F_PLL 72000000
#ifndef F_BUS
#define F_BUS 36000000
//#define F_BUS 72000000
#endif
#define F_MEM 24000000
#elif (F_CPU == 48000000)
#define F_PLL 96000000
#if defined(KINETISK)
#define F_BUS 48000000
#elif defined(KINETISL)
#define F_BUS 24000000
#endif
#define F_MEM 24000000
#elif (F_CPU == 24000000)
#define F_PLL 96000000
#define F_BUS 24000000
#define F_MEM 24000000
#elif (F_CPU == 16000000)
#define F_PLL 16000000
#define F_BUS 16000000
#define F_MEM 16000000
#elif (F_CPU == 8000000)
#define F_PLL 8000000
#define F_BUS 8000000
#define F_MEM 8000000
#elif (F_CPU == 4000000)
#define F_PLL 4000000
#define F_BUS 4000000
#define F_MEM 4000000
#elif (F_CPU == 2000000)
#define F_PLL 2000000
#define F_BUS 2000000
#define F_MEM 1000000
#endif
#ifndef NULL
#define NULL (0)
#endif
// Port control and interrupts (PORT)
#define PORTA_PCR0 (*(volatile uint32_t *)0x40049000) // Pin Control Register n
#define PORT_PCR_ISF ((uint32_t)0x01000000) // Interrupt Status Flag
#define PORT_PCR_IRQC(n) ((uint32_t)(((n) & 15) << 16)) // Interrupt Configuration
#define PORT_PCR_IRQC_MASK ((uint32_t)0x000F0000)
#define PORT_PCR_LK ((uint32_t)0x00008000) // Lock Register
#define PORT_PCR_MUX(n) ((uint32_t)(((n) & 7) << 8)) // Pin Mux Control
#define PORT_PCR_MUX_MASK ((uint32_t)0x00000700)
#define PORT_PCR_DSE ((uint32_t)0x00000040) // Drive Strength Enable
#define PORT_PCR_ODE ((uint32_t)0x00000020) // Open Drain Enable
#define PORT_PCR_PFE ((uint32_t)0x00000010) // Passive Filter Enable
#define PORT_PCR_SRE ((uint32_t)0x00000004) // Slew Rate Enable
#define PORT_PCR_PE ((uint32_t)0x00000002) // Pull Enable
#define PORT_PCR_PS ((uint32_t)0x00000001) // Pull Select
#define PORTA_PCR1 (*(volatile uint32_t *)0x40049004) // Pin Control Register n
#define PORTA_PCR2 (*(volatile uint32_t *)0x40049008) // Pin Control Register n
#define PORTA_PCR3 (*(volatile uint32_t *)0x4004900C) // Pin Control Register n
#define PORTA_PCR4 (*(volatile uint32_t *)0x40049010) // Pin Control Register n
#define PORTA_PCR5 (*(volatile uint32_t *)0x40049014) // Pin Control Register n
#define PORTA_PCR6 (*(volatile uint32_t *)0x40049018) // Pin Control Register n
#define PORTA_PCR7 (*(volatile uint32_t *)0x4004901C) // Pin Control Register n
#define PORTA_PCR8 (*(volatile uint32_t *)0x40049020) // Pin Control Register n
#define PORTA_PCR9 (*(volatile uint32_t *)0x40049024) // Pin Control Register n
#define PORTA_PCR10 (*(volatile uint32_t *)0x40049028) // Pin Control Register n
#define PORTA_PCR11 (*(volatile uint32_t *)0x4004902C) // Pin Control Register n
#define PORTA_PCR12 (*(volatile uint32_t *)0x40049030) // Pin Control Register n
#define PORTA_PCR13 (*(volatile uint32_t *)0x40049034) // Pin Control Register n
#define PORTA_PCR14 (*(volatile uint32_t *)0x40049038) // Pin Control Register n
#define PORTA_PCR15 (*(volatile uint32_t *)0x4004903C) // Pin Control Register n
#define PORTA_PCR16 (*(volatile uint32_t *)0x40049040) // Pin Control Register n
#define PORTA_PCR17 (*(volatile uint32_t *)0x40049044) // Pin Control Register n
#define PORTA_PCR18 (*(volatile uint32_t *)0x40049048) // Pin Control Register n
#define PORTA_PCR19 (*(volatile uint32_t *)0x4004904C) // Pin Control Register n
#define PORTA_PCR20 (*(volatile uint32_t *)0x40049050) // Pin Control Register n
#define PORTA_PCR21 (*(volatile uint32_t *)0x40049054) // Pin Control Register n
#define PORTA_PCR22 (*(volatile uint32_t *)0x40049058) // Pin Control Register n
#define PORTA_PCR23 (*(volatile uint32_t *)0x4004905C) // Pin Control Register n
#define PORTA_PCR24 (*(volatile uint32_t *)0x40049060) // Pin Control Register n
#define PORTA_PCR25 (*(volatile uint32_t *)0x40049064) // Pin Control Register n
#define PORTA_PCR26 (*(volatile uint32_t *)0x40049068) // Pin Control Register n
#define PORTA_PCR27 (*(volatile uint32_t *)0x4004906C) // Pin Control Register n
#define PORTA_PCR28 (*(volatile uint32_t *)0x40049070) // Pin Control Register n
#define PORTA_PCR29 (*(volatile uint32_t *)0x40049074) // Pin Control Register n
#define PORTA_PCR30 (*(volatile uint32_t *)0x40049078) // Pin Control Register n
#define PORTA_PCR31 (*(volatile uint32_t *)0x4004907C) // Pin Control Register n
#define PORTA_GPCLR (*(volatile uint32_t *)0x40049080) // Global Pin Control Low Register
#define PORTA_GPCHR (*(volatile uint32_t *)0x40049084) // Global Pin Control High Register
#define PORTA_ISFR (*(volatile uint32_t *)0x400490A0) // Interrupt Status Flag Register
#define PORTA_DFER (*(volatile uint32_t *)0x400490C0) // Digital Filter Enable
#define PORTA_DFCR (*(volatile uint32_t *)0x400490C4) // Digital Filter Clock
#define PORTA_DFWR (*(volatile uint32_t *)0x400490C8) // Digital Filter Width
#define PORTB_PCR0 (*(volatile uint32_t *)0x4004A000) // Pin Control Register n
#define PORTB_PCR1 (*(volatile uint32_t *)0x4004A004) // Pin Control Register n
#define PORTB_PCR2 (*(volatile uint32_t *)0x4004A008) // Pin Control Register n
#define PORTB_PCR3 (*(volatile uint32_t *)0x4004A00C) // Pin Control Register n
#define PORTB_PCR4 (*(volatile uint32_t *)0x4004A010) // Pin Control Register n
#define PORTB_PCR5 (*(volatile uint32_t *)0x4004A014) // Pin Control Register n
#define PORTB_PCR6 (*(volatile uint32_t *)0x4004A018) // Pin Control Register n
#define PORTB_PCR7 (*(volatile uint32_t *)0x4004A01C) // Pin Control Register n
#define PORTB_PCR8 (*(volatile uint32_t *)0x4004A020) // Pin Control Register n
#define PORTB_PCR9 (*(volatile uint32_t *)0x4004A024) // Pin Control Register n
#define PORTB_PCR10 (*(volatile uint32_t *)0x4004A028) // Pin Control Register n
#define PORTB_PCR11 (*(volatile uint32_t *)0x4004A02C) // Pin Control Register n
#define PORTB_PCR12 (*(volatile uint32_t *)0x4004A030) // Pin Control Register n
#define PORTB_PCR13 (*(volatile uint32_t *)0x4004A034) // Pin Control Register n
#define PORTB_PCR14 (*(volatile uint32_t *)0x4004A038) // Pin Control Register n
#define PORTB_PCR15 (*(volatile uint32_t *)0x4004A03C) // Pin Control Register n
#define PORTB_PCR16 (*(volatile uint32_t *)0x4004A040) // Pin Control Register n
#define PORTB_PCR17 (*(volatile uint32_t *)0x4004A044) // Pin Control Register n
#define PORTB_PCR18 (*(volatile uint32_t *)0x4004A048) // Pin Control Register n
#define PORTB_PCR19 (*(volatile uint32_t *)0x4004A04C) // Pin Control Register n
#define PORTB_PCR20 (*(volatile uint32_t *)0x4004A050) // Pin Control Register n
#define PORTB_PCR21 (*(volatile uint32_t *)0x4004A054) // Pin Control Register n
#define PORTB_PCR22 (*(volatile uint32_t *)0x4004A058) // Pin Control Register n
#define PORTB_PCR23 (*(volatile uint32_t *)0x4004A05C) // Pin Control Register n
#define PORTB_PCR24 (*(volatile uint32_t *)0x4004A060) // Pin Control Register n
#define PORTB_PCR25 (*(volatile uint32_t *)0x4004A064) // Pin Control Register n
#define PORTB_PCR26 (*(volatile uint32_t *)0x4004A068) // Pin Control Register n
#define PORTB_PCR27 (*(volatile uint32_t *)0x4004A06C) // Pin Control Register n
#define PORTB_PCR28 (*(volatile uint32_t *)0x4004A070) // Pin Control Register n
#define PORTB_PCR29 (*(volatile uint32_t *)0x4004A074) // Pin Control Register n
#define PORTB_PCR30 (*(volatile uint32_t *)0x4004A078) // Pin Control Register n
#define PORTB_PCR31 (*(volatile uint32_t *)0x4004A07C) // Pin Control Register n
#define PORTB_GPCLR (*(volatile uint32_t *)0x4004A080) // Global Pin Control Low Register
#define PORTB_GPCHR (*(volatile uint32_t *)0x4004A084) // Global Pin Control High Register
#define PORTB_ISFR (*(volatile uint32_t *)0x4004A0A0) // Interrupt Status Flag Register
#define PORTB_DFER (*(volatile uint32_t *)0x4004A0C0) // Digital Filter Enable
#define PORTB_DFCR (*(volatile uint32_t *)0x4004A0C4) // Digital Filter Clock
#define PORTB_DFWR (*(volatile uint32_t *)0x4004A0C8) // Digital Filter Width
#define PORTC_PCR0 (*(volatile uint32_t *)0x4004B000) // Pin Control Register n
#define PORTC_PCR1 (*(volatile uint32_t *)0x4004B004) // Pin Control Register n
#define PORTC_PCR2 (*(volatile uint32_t *)0x4004B008) // Pin Control Register n
#define PORTC_PCR3 (*(volatile uint32_t *)0x4004B00C) // Pin Control Register n
#define PORTC_PCR4 (*(volatile uint32_t *)0x4004B010) // Pin Control Register n
#define PORTC_PCR5 (*(volatile uint32_t *)0x4004B014) // Pin Control Register n
#define PORTC_PCR6 (*(volatile uint32_t *)0x4004B018) // Pin Control Register n
#define PORTC_PCR7 (*(volatile uint32_t *)0x4004B01C) // Pin Control Register n
#define PORTC_PCR8 (*(volatile uint32_t *)0x4004B020) // Pin Control Register n
#define PORTC_PCR9 (*(volatile uint32_t *)0x4004B024) // Pin Control Register n
#define PORTC_PCR10 (*(volatile uint32_t *)0x4004B028) // Pin Control Register n
#define PORTC_PCR11 (*(volatile uint32_t *)0x4004B02C) // Pin Control Register n
#define PORTC_PCR12 (*(volatile uint32_t *)0x4004B030) // Pin Control Register n
#define PORTC_PCR13 (*(volatile uint32_t *)0x4004B034) // Pin Control Register n
#define PORTC_PCR14 (*(volatile uint32_t *)0x4004B038) // Pin Control Register n
#define PORTC_PCR15 (*(volatile uint32_t *)0x4004B03C) // Pin Control Register n
#define PORTC_PCR16 (*(volatile uint32_t *)0x4004B040) // Pin Control Register n
#define PORTC_PCR17 (*(volatile uint32_t *)0x4004B044) // Pin Control Register n
#define PORTC_PCR18 (*(volatile uint32_t *)0x4004B048) // Pin Control Register n
#define PORTC_PCR19 (*(volatile uint32_t *)0x4004B04C) // Pin Control Register n
#define PORTC_PCR20 (*(volatile uint32_t *)0x4004B050) // Pin Control Register n
#define PORTC_PCR21 (*(volatile uint32_t *)0x4004B054) // Pin Control Register n
#define PORTC_PCR22 (*(volatile uint32_t *)0x4004B058) // Pin Control Register n
#define PORTC_PCR23 (*(volatile uint32_t *)0x4004B05C) // Pin Control Register n
#define PORTC_PCR24 (*(volatile uint32_t *)0x4004B060) // Pin Control Register n
#define PORTC_PCR25 (*(volatile uint32_t *)0x4004B064) // Pin Control Register n
#define PORTC_PCR26 (*(volatile uint32_t *)0x4004B068) // Pin Control Register n
#define PORTC_PCR27 (*(volatile uint32_t *)0x4004B06C) // Pin Control Register n
#define PORTC_PCR28 (*(volatile uint32_t *)0x4004B070) // Pin Control Register n
#define PORTC_PCR29 (*(volatile uint32_t *)0x4004B074) // Pin Control Register n
#define PORTC_PCR30 (*(volatile uint32_t *)0x4004B078) // Pin Control Register n
#define PORTC_PCR31 (*(volatile uint32_t *)0x4004B07C) // Pin Control Register n
#define PORTC_GPCLR (*(volatile uint32_t *)0x4004B080) // Global Pin Control Low Register
#define PORTC_GPCHR (*(volatile uint32_t *)0x4004B084) // Global Pin Control High Register
#define PORTC_ISFR (*(volatile uint32_t *)0x4004B0A0) // Interrupt Status Flag Register
#define PORTC_DFER (*(volatile uint32_t *)0x4004B0C0) // Digital Filter Enable
#define PORTC_DFCR (*(volatile uint32_t *)0x4004B0C4) // Digital Filter Clock
#define PORTC_DFWR (*(volatile uint32_t *)0x4004B0C8) // Digital Filter Width
#define PORTD_PCR0 (*(volatile uint32_t *)0x4004C000) // Pin Control Register n
#define PORTD_PCR1 (*(volatile uint32_t *)0x4004C004) // Pin Control Register n
#define PORTD_PCR2 (*(volatile uint32_t *)0x4004C008) // Pin Control Register n
#define PORTD_PCR3 (*(volatile uint32_t *)0x4004C00C) // Pin Control Register n
#define PORTD_PCR4 (*(volatile uint32_t *)0x4004C010) // Pin Control Register n
#define PORTD_PCR5 (*(volatile uint32_t *)0x4004C014) // Pin Control Register n
#define PORTD_PCR6 (*(volatile uint32_t *)0x4004C018) // Pin Control Register n
#define PORTD_PCR7 (*(volatile uint32_t *)0x4004C01C) // Pin Control Register n
#define PORTD_PCR8 (*(volatile uint32_t *)0x4004C020) // Pin Control Register n
#define PORTD_PCR9 (*(volatile uint32_t *)0x4004C024) // Pin Control Register n